We know that Intel has planned to move from its current 130 nanometer to 90 nanometers for some time, but Barrett will describe a process called "strained silicon" which is already used by IBM.
Strained silicon will increase the speed of transistors, while copper interconnect technology, which competitor AMD has used for some time, also increases performance.
The firm claimed that it used a 90 nano process to make SRAM chips at 52 megabits last February, with around 300 million transistors in a 109 square millimetre area. The SRAM cell size is one square micron, claims Intel, which is 100 times smaller than a red blood cell. This SRAM technology will help inprove cache sizes in the future chips.
Prescott and Nocona will include seven layers of copper interconnect using 248 nanometer and 93 nanometer wavelength lithography, and Chipzilla reckons it will be able to reuse 75 per cent of the process tools on the 12-inch version of its 130 nanometer technology for the new process.